#### Week 3

#### **D-Latch**

Mux with a feedback loop



represents the clock signal

- -When G is 1, D is selected in the mux. (Write Mode)
- -When G is 0, Q follows Q'. (Read memory mode)

#### Possible Problems

Storing invalid information: If G changes from 1 to 0 at the exact momment when D is changing (invalid), the new invalid information of wire D will be stored instead

Unstable Output because of unstable input: In practice, input from users can be highly unstable.

## The Dynamic Discipline (addresses problem 1)

The input to a synchronous sequential circuit must be stable during the aperture (setup and hold) time around the clock edge. The dynamic discipline states that

- 1.  $T_{setup} = 2t_{pd}$
- 2.  $T_{hold} = t_{pd}$
- 1.  $T_{setup}$  = the minimum amount of time that the voltage on wire D needs to be stable before the clock edge changes from 0 to 1.
- 2.  $T_{hold}$  = the minimum amount of time that the voltage on wire D needs to be stable after the clock edge changes from 0 to 1.
- 3.  $t_{pd}$  is the propagation delay of the D-latch

# Flip-Flop

Created by putting 2 D-latches in series

- 1. There is an inverter on the G input on the master flip flop
- 2. When CLK signal is 0, the G wire of master latch receive a 1 while slave flip flop receive a 0 Master latch: Write mode Slave latch: Read memory mode
- 3. Vice-versa when CLk signal is 1
- 4. 1 D-Latch is on write mode why 1 D-latch is on memory mode at anytime.

## Flip Flop Waveforms



Note that output wire Q only changes when CLK rises from 0 to 1

## **Timing Constraint**

-G

- 1.  $t_{CD}$  of a D-latch is the time taken for invalid CLK input to produce an invalid output on wire G
- 2.  $T_{PD}$  of a D-latch is the time taken for valid CLK input to produce a valid output on wire G

## Flip-Flop Timing Constraint

- $\begin{array}{c} t_{CD_{master}} > t_{HOLD_{slave}} \\ \text{1. When signal at G in master} \end{array}$ changes from 1 to 0, and signal at G in slave changes from 0 to 1, master goes into read memory mode and slave goes into write mode.
  - 2. Again, these CLK signals do not magically transform from 0 to 1 or 1 to 0. It has to gradually change to high voltage '1' or to low voltage '0', and it will crosses the invalid region (the region which voltage value doesn't translate to either digital 1 or 0).
  - 3. Then  $Q_{star}$  cannot change too quickly while G is transitioning. otherwise it will not meet the hold time of the slave latch.
  - 4. This means the contamination delay of the master latch has to meet the hold time of the slave latch.

#### Sequential Logic Timing Constraint



 $t_1 = t_{CD,req1} + t_{CD,1} > t_{HOLD,req2}$ 

 $t_2 = t_{PD.rea1} + t_{PD.1} < t_{CLK} - t_{SETUP.rea2}$ 

 $t_{work} = t_{PD}$ 

## Metastable State

Properties

- 1. It corresponds to an invalid logic
- 2. Unstable equilibrium which will settle to valid 0 or 1 eventually
- 3. Settling can be arbitraily long
- 4. All bistable system exhibits at least 1 metastable state
- 5. Cannot be avoided but can be minimize

#### Clock Skew

 $t_1 = t_{CD,R1} + t_{CD,R1} >$  $t_{HOLD,R2} + t_{skew}$  $t_2 = t_{PD,R1} + t_{PD,CL1} <$  $t_{CLK} - t_{SETUP,R2} + t_{skew}$ 

## Week 4

# Programmable Machines

Programmable control system

- 1. Control processing at each step with FSM
- 2. Allow different control sequences to be loaded into control FSM
- 3. Re-use data path and reconfigure FSM to compute new function

#### Short-comings

- 1. Tiny repertoire of operation
- 2. Unable to generate and execute a new program
- 3. Limited storage

#### Finate State Machine: Enumeration

FSM with i inputs, o outputs, s states

1. Truth table has  $2^{i+s}$  rows with (o

- + s) columns each
- 2.  $2^{(o+s)2^{i+s}}$  max state
- 3. Limitation: cannot solve problems with arbitrarily many states

#### **Turing Machines**

Turing Machine Specification

- 1. Doubly-infinite tape
- 2. Discrete symbol positions
- 3. Finite alphabet
- 4. Control FSM Inputs - Current Symbol Outputs - Write 0/1, move Left/Right
- 5. Initial Starting State S0
- 6. Halt StateHalt

#### Properties

- 1. Can be used to compute integer functions of form  $y = T_k[x]$
- Where k: FSM index, x: input tape configuration, y: output tape configuration.
  - \*Not all integer functions can be computed with Turing Machines
- 3. Computable functions : f(x)computable
- $\Leftrightarrow \exists \hat{k} : \forall x : f(x) = T_k[x] = f_k(x)$ 4. Church-Turing Hypothesis states that any computable function is computable by a TM

#### Universal Functions and Universality

Universal function:  $U(k, j) = T_k(j)$ 

- U is comptable by a Turing Machine
- $\rightarrow$  k encodes a 'program'
- → i encodes the input data to be used
- $\rightarrow T_u$  interprets program

## Von Neumann Model

4 components

- 1. CPU contains several registers as well as logic
- 2. Memory = storage of N words with W bits, where W is a fixed architerctural paramter, and N can be expanded to meet needs
- 3. Input/Output
- 4. Connection Bus

## Week 5

# Machine Language and Compilers

## Compiler

- 1. Complier translate high-level language into low-level assembler machine language
- 2. Done before execution and slows program development
- 3. Decisions made during compile time, before execution

#### Interpreter

- 1. Computes exact instructions
- 2. Done after execution and slows down program execution
- 3. Decisions made during run time, after execution

#### **UASM**

1. LONG tells the assembler to assemble a 32 bit quantity

## Stacks and Procedures

- 1. Add one item at a time to the top of the stack by PUSH, and remove one item at a time from the top of the stack by POP
- 2. Stack pointer (SP) points to the available memory location to write to (first unused stack space). SP is actually the content of R29.
- 3. base pointer (BP) points to the base of the stack, or equivalently first item pushed to the stack.
- 4. There are only 2 operations to modify a stack: Push and Pop
- 5. In the 'original state' of the diagram, the SP is set to address 0x0000 1000
- 6. Push is a 2 step procedure: - Increase value of SP by 4 byte - Writing data to SP - 4
- 7. Pop is also a 2 step procedure: - store data at addressed pointed
  - reduce value of SP by 4 byte

## Some Beta Documentation

- BEQ/BF If Ra = zero, the PC is loaded with the target address; literal = ((OFFSET(label) -OFFSET(current instruction)) / 4)
  - $PC \leftarrow PC + 4$

 $EA \leftarrow PC + 4*SEXT(literal)$ 

 $TEMP \leftarrow Reg[Ra]$  $\text{Reg}[\text{Rc}] \leftarrow \overrightarrow{\text{PC}}$ 

if  $\overrightarrow{TEMP} = 0$  then  $PC \leftarrow EA$ 

• JMP - $PC \leftarrow PC+4$  $EA \leftarrow Reg[Ra]$  and 0xFFFFFFFC

 $\text{Reg}[\text{Rc}] \leftarrow \text{PC}$  $PC \leftarrow EA$ 

- LDR The effective address EA is computed by multiplying the sign-extended literal by 4 (to convert it to a byte offset) and adding it to the updated PC. The location in memory specified by EA is read into register Rc. The Ra field is ignored and should be 11111 (R31). The supervisor bit (bit 31 of the PC) is ignored (i.e., treated as zero) when computing EA. literal = ((OFFSET(label) -OFFSET(current instruction)) / 4)
  - $PC \leftarrow PC + 4$  $EA \leftarrow PC + 4*SEXT(literal)$
- $\text{Reg}[\text{Rc}] \leftarrow \text{Mem}[\text{EA}]$ • Stack pointer (SP) points to the available memory location to write to (first unused stack space). SP is actually the content of R29.

# Finding Setup Time for Input

- 1. CASE 1: INPUT -; REGISTER
- $t_S = t_{S_{R1}}$ 2. CASE 2: INPUT -; CL -; REGISTER
  - $t_S = t_{pd_{CL1}} + t_{S_{R1}} \label{eq:ts}$

# Finding Hold Time for Input

- 1. CASE 1: INPUT -; REGISTER
- $t_H = t_{H_{R_1}}$ 2. CASE 2: INPUT -; CL -;
  - REGISTER  $t_H = t_{H_{R1}} + t_{cd_{CL1}}$

# Propagation and contamination delay of circuit

Propagation delay: The time taken to produce a valid output after the CLK rise

Contamination delay: The time taken to produce an invalid output after the CLK turns invalid

- 1. CASE 1: REGISTER -; OUTPUT
- $t_{cd} = t_{cd}{}_{R1}$  2. CASE 2: REGISTER –; CL –; OUTPUT
  - $\begin{array}{l} t_{pd} = t_{pd}{}_{R1} + t_{pd}{}_{CL1} \\ t_{cd} = t_{cd}{}_{R1} + t_{cd}{}_{CL1} \end{array}$

## Finding the minimum CLK period

According to timing constraint t2, the clock period has to be larger than the time taken to finish the 'work' (propagation delays plus the setup time of the downstream register) between two registers. (Diagram on back-end)

- 1. At each clock period (each time the clock rise from 0 to 1), a new input is being "loaded" to the registers, and the previous input is passed through to the rest of the components downstream
- 2. So before the next clock rise, one has to finish all the necessary work downstream until the next register, in this case the next register is
- 3. There are two paths, blue and red where the output of R1 will flow downstreams.
- 4. The time taken for the blue path to 'work' (propagation delays plus setup time for the first register downstream blue path) is:
- $t_{blue} = t_{pd_{R1}} + t_{pd_{CL1}} + t_{pd_{CL3}} + t_{SR3}$ 5. The time taken for the red path to 'work' (propagation delays plus setup time for the first register downstream red path) is:
- $t_{red}=t_{pd_{R1}}+t_{pd_{CL2}}+t_{SR2}$ 6. Both blue path and red path 'work' has to be done before the next clock rise
- 7. Hence minimum CLK period is max of  $t_{blue}, t_{red}$

## Writing Assembly Language Procedure

- 1. Calling Sequence Arguments (Write) push arguments into the stack in the reverse order. write a constant into the register using CMOVE, and then push it into the memory.
- 2. Calling Sequence Branching and Cleanup -(Write) - call the function itself using BR, and then write cleanup codes (Deallocate).
- 3. Standard Entry Sequence PUSH(LP) PUSH(BP)
- MOVE(SP,BP) 4. The Actual Code
- 5. Exit Sequence Pop Regs from Actual Code
- 6. Exit Sequence Standard Exit Sequence MOVE(BP,SP) POP(BP) POP(LP) JMP(LP)

#### **Logic Gates**

| Name       | N        | TO          |          | ANI       | )        | 1        | AN              | D   |          | OR       |             |          | NOI                | ₹      |          | XOI          | R   | ,        | KNO          | R  |
|------------|----------|-------------|----------|-----------|----------|----------|-----------------|-----|----------|----------|-------------|----------|--------------------|--------|----------|--------------|-----|----------|--------------|----|
| Alg. Expr. |          | Ā           |          | AB        |          |          | $\overline{AB}$ |     |          | A + I    | 3           |          | $\overline{A + I}$ | 3      |          | $A \oplus i$ | В   |          | $A \oplus E$ | ā  |
| Symbol     | <u> </u> | >> <u>*</u> | A<br>B   | $\supset$ | <u>*</u> | 1        |                 | )o— | =        |          | <del></del> | =        |                    | >      | Ξ        |              | >-  | Ξ        |              | >- |
| Truth      | A 0      | x           | <b>B</b> | A 0       | X        | <b>B</b> | A 0             | X   | <b>B</b> | <b>A</b> | X           | <b>B</b> | A 0                | X<br>1 | <b>B</b> | A 0          | X   | <b>B</b> | A 0          | :  |
| Table      | 1        | 0           | 0        | 1         | 0        | 0        | 1               | 1   | 0        | 1        | 1           | 0        | 1                  | 0      | 0        | 1            | 1   | 0        | 1            |    |
|            |          |             | 1 1      | 0         | 0        | 1        | 0               | 1 0 | 1        | 0        | 1           | 1        | 0                  | 0      | 1        | 0            | 1 0 | 1        | 0            |    |



| Hex  | Binary              | Octal  | Decimal |
|------|---------------------|--------|---------|
| 0    | 0                   | 0      | 0       |
| 1    | 1                   | 1      | 1       |
| 2    | 10                  | 2      | 2       |
| 3    | 11                  | 3      | 3       |
| 4    | 100                 | 4      | 4       |
| 5    | 101                 | 5      | 5       |
| 6    | 110                 | 6      | 6       |
| 7    | 111                 | 7      | 7       |
| 8    | 1000                | 10     | 8       |
| 9    | 1001                | 11     | 9       |
| Α    | 1010                | 12     | 10      |
| В    | 1011                | 13     | 11      |
| С    | 1100                | 14     | 12      |
| D    | 1101                | 15     | 13      |
| Е    | 1110                | 16     | 14      |
| F    | 1111                | 17     | 15      |
| 10   | 1 0000              | 20     | 16      |
| 11   | 1 0001              | 21     | 17      |
| 24   | 10 0100             | 44     | 36      |
| 5E   | 101 1110            | 136    | 94      |
| 100  | 1 0000 0000         | 400    | 256     |
| 3E8  | 11 1110 1000        | 1750   | 1000    |
| 1000 | 1 0000 0000 0000    | 10000  | 4096    |
| ACE  | 1111 1010 1100 1110 | 175316 | 64206   |





MOORE Machine: Outputs on States

MEALY Machine: **Outputs on Transitions** 

- · Arcs leaving a state must be:
- (1) mutually exclusive
  - can't have two choices for a given input value
- (2) collectively exhaustive
- every state must specify what happens for each possible input combination. "Nothing happens" means arc back to itself.



| IN | Current State | Next State Unlock  |
|----|---------------|--------------------|
| 0  | SX 000        | SO 00 10           |
| 1  | SX 000        | SX 0000            |
| 0  | SO 001        | SO 00 10           |
| 1  | SO 001        | 501 0110           |
| 0  | 501 011       | SO 00 10           |
| 1  | S01 011       | 5011 <u>0 10</u> 0 |
| 0  | S011 010      | 501101000          |
| 1  | S011 010      | SX 0000            |
| 0  | S0110100      | 50 0011            |
| 1  | 50110100      | 501 0111           |



| OPCODE | Rc     | Ra     | Rb     | 11 bits unused |  |  |  |
|--------|--------|--------|--------|----------------|--|--|--|
| 6 bits | 5 bits | 5 bits | 5 bits |                |  |  |  |
| Type 1 |        |        |        |                |  |  |  |

OPCODE 16 bits signed constant 6 bits 5 bits 5 bits

Type 2



- PROGRAM COUNTER or PC: Address of next instruction to be executed
- · logic to translate instructions into

| Macro          | Definition                           |
|----------------|--------------------------------------|
| BEQ(Ra, label) | BEQ(Ra, label, R31)                  |
| BF(Ra, label)  | BF(Ra, label, R31)                   |
| BNE(Ra, label) | BNE(Ra, label, R31)                  |
| BT(Ra, label)  | BT(Ra, label, R31)                   |
| BR(label, Rc)  | BEQ(R31, label, Rc)                  |
| BR(label)      | BR(label, R31)                       |
| JMP(Ra)        | JMP(Ra, R31)                         |
| LD(label, Rc)  | LD(R31, label, Rc)                   |
| ST(Rc, label)  | ST(Rc, label, R31)                   |
| MOVE(Ra, Rc)   | ADD(Ra, R31, Rc)                     |
| CMOVE(c, Rc)   | ADDC(R31, c, Rc)                     |
| PUSH(Ra)       | ADDC(SP, 4, SP), then ST(Ra, -4, SP) |
| POP(Rc)        | LD(SP, -4, Rc), then SUBC(SP, 4, SP) |
| ALLOCATE(k)    | ADDC(SP, 4*k, SP)                    |
| DEALLOCATE(k)  | SUBC(SP, 4*k, SP)                    |

| Interpreter                                                                                                      | Compiler                                                                                                         |
|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Translates program one statement at a time.                                                                      | Scans the entire program and translates it as a whole into machine code.                                         |
| It takes less amount of time to analyze the source code but the overall execution time is slower.                | It takes large amount of time to analyze the source code but the overall execution time is comparatively faster. |
| No intermediate object code is generated, hence are memory efficient.                                            | Generates intermediate object code which further requires linking, hence requires more memory.                   |
| Continues translating the program until the first error is met, in which case it stops. Hence debugging is easy. | It generates the error message only after scanning the whole program. Hence debugging is comparatively hard.     |
| Programming language like Python, Ruby use interpreters.                                                         | Programming language like C, C++ use compilers.                                                                  |

**Example: Factorial** 

## Beta assembler code:

| fact: | PUSH(LP)<br>PUSH(BP)<br>MOVE(SP,BP)<br>PUSH(r1)                                                   | save linkages<br>  new frame base<br>  preserve regs   |
|-------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------|
|       | LD(BP,-12,r1)<br>BNE(r1,big)<br>ADDC(r31,1,r0)<br>BR(rtn)                                         |                                                        |
| big:  | SUBC (r1,1,r1)<br>PUSH (r1)<br>BR (fact,LP)<br>DEALLOCATE (1)<br>LD (BP,-12,r1)<br>MUL (r1,r0,r0) | push arg1<br>  fact(n-1)<br>  pop arg1                 |
| rtn:  | POP(r1)<br>MOVE(BP,SP)<br>POP(BP)<br>POP(LP)<br>JMP(LP,R31)                                       | restore regs<br>  Why?<br>  restore links<br>  return. |

